UNIVERSITY OF NEVADA LAS VEGAS. DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING LABORATORIES.

| Class:                 | СР | E100L - 1002     | Semester:                | SPRING 2020 |  |  |  |
|------------------------|----|------------------|--------------------------|-------------|--|--|--|
|                        |    |                  |                          |             |  |  |  |
| Points                 |    | Document author: | Kristy Nguyen            |             |  |  |  |
|                        |    | Author's email:  | nguyek20@unlv.nevada.edu |             |  |  |  |
|                        |    |                  |                          |             |  |  |  |
|                        |    | Document topic:  | Prelab 4                 |             |  |  |  |
| Instructor's comments: |    |                  |                          |             |  |  |  |
|                        |    |                  |                          |             |  |  |  |
|                        |    |                  |                          |             |  |  |  |
|                        |    |                  |                          |             |  |  |  |

# **Introduction / Theory of operation**

Lab 4 is about combinational circuit design of a full adder. Through this lab, we are expected to develop the ability to write a Boolean Expression for a given logic circuit, apply rules of Boolean Algebra, be able to reduce the expression to its simplest form, construct the circuits, prove that the two circuits are similar in a truth table, and finally gain understanding of delay and power consumption.

### Prelab main content

1. Schematics of F



2. F simulation waveform

|          | Name | Value at<br>0 ps | 0 ps<br>0 ps | 80.0 ns | 160.0 ns | 240.0 ns | 320.0 ns |
|----------|------|------------------|--------------|---------|----------|----------|----------|
| in_      | A    | В 0              |              |         |          |          |          |
| in_      | В    | B 0              |              |         |          |          |          |
| in_      | С    | B 0              |              |         |          |          |          |
| out<br>- | Q    | B 0              |              |         |          |          |          |

# 3. Schematics of F1



# 4. F1 simulation waveform



5. Comparison of waveforms for F and F1: As shown above, the waveforms for both F and F1 are the same. The function for F1 is just simplified and the schematic for F is also much simpler than the schematic for F.

# 6. Schematics of full adder



### 7. Full adder simulation waveform

